# ARM and STM32L4xx Operating Modes & Interrupt Handling

ARM Cortex-M4 User Guide (Interrupts, exceptions, NVIC) STM32L4xx Microcontrollers Technical Reference Manual

#### Cortex-M structure



### Cortex CPU core registers



### Cortex-M4 processor operating modes



- Thread mode normal processing
- Handler mode interrupt/exception processing
- Privilege levels = User and Privileged
  - Supports basic "security" & memory access protection
  - Supervisor/operating system usually privileged

### **Exception states**

- Each exception is in one of the following states:
  - **Inactive:** The exception is not active and not pending.
  - **Pending:** The exception is waiting to be serviced by the processor.
  - Active: The exception is being serviced by the processor but has not completed.
  - Active and pending The exception is being serviced by the processor and there is a pending exception from the same source.
- An interrupt request from a peripheral or from software can change the state of the corresponding interrupt to pending.
- An exception handler can interrupt (preempt) the execution of another exception handler. In this case both exceptions are in the active state.

### **Cortex-M Interrupt Process**

(much of this is transparent when using C)

- 1. Interrupt signal detected by CPU
- 2. Suspend main program execution
  - finish current instruction
  - save CPU state (push registers onto stack)
  - set LR to 0xFFFFFFF9 (indicates interrupt return)
  - set IPSR to interrupt number
  - load PC with ISR address from vector table
- 3. Execute interrupt service routine (ISR)
  - save other registers to be used <sup>1</sup>
  - clear the "flag" that requested the interrupt
  - perform the requested service
  - communicate with other routines via global variables
  - restore any registers saved by the ISR
- 4. Return to and resume main program by executing BX LR
  - saved state is restored from the stack, including PC



#### Cortex-M CPU and peripheral exceptions

|              | Priority <sup>1</sup> | IRQ# <sup>2</sup> | Notes                                                                         |
|--------------|-----------------------|-------------------|-------------------------------------------------------------------------------|
| Reset        | -3                    |                   | Power-up or warm reset                                                        |
| NMI          | -2                    | -14               | Non-maskable interrupt from peripheral or software                            |
| HardFault    | -1                    | -13               | Error during exception processing or no other handler                         |
| MemManage    | Config                | -12               | Memory protection fault (MPU-detected)                                        |
| BusFault     | Config                | -11               | AHB data/prefetch aborts                                                      |
| UsageFault   | Config                | -10               | Instruction execution fault - undefined instruction, illegal unaligned access |
| SVCcall      | Config                | -5                | System service call (SVC) instruction                                         |
| DebugMonitor | Config                |                   | Break points/watch points/etc.                                                |
| PendSV       | Config                | -2                | Interrupt-driven request for system service                                   |
| SysTick      | Config                | -1                | System tick timer reaches 0                                                   |
| IRQ0         | Config                | 0                 | Signaled by peripheral or by software request                                 |
| IRQ1 (etc.)  | Config                | 1                 | Signaled by peripheral or by software request                                 |

Vendor peripheral interrupts IRQ0 .. IRQ90

Lowest priority # = highest priority
 IRQ# used in CMSIS function calls

#### Vector table



- Reset vector includes initial stack pointer
- Peripherals use positive IRQ #s
- CPU exceptions use negative IRQ #s
- IRQ # used in CMSIS function calls
- Cortex-M4 allows up to 240 IRQs
- IRQ priorities user-programmable
- NMI & HardFault priorities fixed



STM32L4 Vector Table (partial)

Tech. Ref. Table 57

(Refer to Startup Code)

|         | Position | Priority | Type of priority | Acronym                    | Description                                                                                    | Address     |
|---------|----------|----------|------------------|----------------------------|------------------------------------------------------------------------------------------------|-------------|
| Ī       | -        | -        | -                | -                          | Reserved                                                                                       | 0x0000 0000 |
| Ī       | -        | 'n       | fixed            | Reset                      | Reset                                                                                          | 0x0000 0004 |
|         | i        | -2       | fixed            | NMI                        | Non maskable interrupt. The RCC Clock<br>Security System (CSS) is linked to the NMI<br>vector. | 0x0000 0008 |
| I       | -        | -        | _                | _                          | Reserved                                                                                       | UXUUUU UUSH |
|         | -        | 5        | settable         | PendSV                     | Pendable request for system service                                                            | 0x0000 0038 |
| I       |          | 6        | settable         | SysTick                    | System tick timer                                                                              | 0x0000 003C |
| Ī       | 0        | 7        | settable         | WWDG                       | Window Watchdog interrupt                                                                      | 0x0000 0040 |
| Ī       | 1        | 8        | settable         | PVD_PVM                    | PVD/PVM1/PVM2/PVM3/PVM4 through EXTI<br>lines 16/35/36/37/38 interrupts                        | 0x0000 0044 |
|         | 2        | 9        | settable         | RTC_TAMP_STAMP<br>/CSS_LSE | RTC Tamper or TimeStamp /CSS on LSE through EXTI line 19 interrupts                            | 0x0000 0048 |
|         | 3        | 10       | settable         | RTC_WKUP                   | RTC Wakeup timer through EXTI line 20 interrupt                                                | 0x0000 004C |
|         | 4        | 11       | settable         | FLASH                      | Flash global interrupt                                                                         | 0x0000 0050 |
| Ī       | 5        | 12       | settable         | RCC                        | RCC global interrupt                                                                           | 0x0000 005C |
| $\prod$ | 6        | 13       | settable         | EXTI0                      | EXTI Line0 interrupt                                                                           | 0x0000 005C |
| 4       | 7        | 14       | settable         | EXTI1                      | EXTI Line1 interrupt                                                                           | 0x0000 005C |
| Ī       | 8        | 15       | settable         | EXTI2                      | EXTI Line2 interrupt                                                                           | 0x0000 0060 |
| Ţ       | 9        | 16       | settable         | EXTI3                      | EXTI Line3 interrupt                                                                           | 0x0000 0064 |
| Ī       | 10       | 17       | settable         | EXTI4                      | EXTI Line4 interrupt                                                                           | 0x0000 0068 |
| Ī       | 11       | 18       | settable         | DMA1_CH1                   | DMA1 channel 1 interrupt                                                                       | 0x0000 006C |

#### STM32L4 vector table from startup code (partial)

AREA RESET, DATA, READONLY

EXTI1 IRQHandler

EXTI2 IRQHandler

```
Vectors DCD
              __initial_sp
                                        ; Top of Stack
       DCD
              Reset Handler
                                        ; Reset Handler
       DCD
                                        ; NMI Handler
              NMI Handler
       DCD SVC Handler
                                        : SVCall Handler
       DCD
              DebugMon_Handler
                                        ; Debug Monitor Handler
       DCD
                                        : Reserved
       DCD
             PendSV_Handler
                                        ; PendSV Handler
              SysTick_Handler
       DCD
                                        ; SysTick Handler
      ; External Interrupts
      DCD
             WWDG IRQHandler
                                        ; Window WatchDog
      DCD
             PVD_PVM_IRQHandler
                                        ; PVD/PVM... via EXTI Line detection
      DCD
             TAMP STAMP IRQHandler
                                        ; Tamper/TimeStamps via EXTI
      DCD
             RTC WKUP IRQHandler
                                        ; RTC Wakeup via EXTI line
      DCD
             FLASH IRQHandler
                                        : FLASH
      DCD
             RCC IRQHandler
                                        : RCC
      DCD
             EXTIO IRQHandler
                                        ; EXTI Line0
```

; EXTI Line1

; EXTI Line2

DCD

DCD

#### Special CPU registers

ARM instructions to "access special registers"

MRS Rd,spec ;move from special register (other than R0-R15) to Rd

MSR spec,Rs ;move from register Rs to special register

Use CMSIS¹ functions to clear/set PRIMASK

```
__enable_irq(); //enable interrupts (set PRIMASK=0)
```

<u>\_\_disable\_irq();</u> //disable interrupts (set PRIMASK=1)

(double-underscore at beginning)

#### Special Cortex-M Assembly Language Instructions

CPSIE I ;Change Processor State/Enable Interrupts (sets PRIMASK = 0)

CPSID I ;Change Processor State/Disable Interrupts (sets PRIMASK = 1)

#### **Prioritized Interrupts Mask Register (PRIMASK)**



PRIMASK = 1 prevents (masks) activation of all exceptions with configurable priority

PRIMASK = 0 permits (enables) exceptions

#### **Processor Status Register (PSR)**



# of current exception (lower priority cannot interrupt)

<sup>1</sup> Cortex Microcontroller Software Interface Standard – Functions for all ARM Cortex-M CPUs, defined in project header files: core\_cmFunc.h, core\_cm3.h

### Prioritized interrupts



### "Tail-chaining" interrupts



- NVIC does not unstack registers and then stack them again, if going directly to another ISR.
- NVIC can halt stacking (and remember its place) if a new IRQ is received.

### Exception return

- The exception mechanism detects when the processor has completed an exception handler.
- Exception return occurs when:
  - 1. Processor is in <u>Handler</u> mode
  - 2. EXC\_RETURN loaded to PC
  - 3. Processor executes one of these instructions:
    - LDM or POP that loads the PC
    - LDR with PC as the destination
    - BX using any register
- EXC\_RETURN value loaded into LR on exception entry (after stacking original LR)
  - Lowest 5 bits of EXC\_RETURN provide information on the return stack and processor mode.

#### Interrupt signal: from device to CPU

## Peripheral Device Registers:

#### In each peripheral device:

- Each potential interrupt source has a separate **arm (enable)** bit
  - Set for devices from which interrupts, are to be accepted
  - Clear to prevent the peripheral from interrupting the CPU
- Each potential interrupt source has a separate flag bit
  - hardware sets the flag when an "event" occurs
  - Interrupt request = (flag & enable) -
  - ISR software must clear the flag to acknowledge the request
  - test flags in software if interrupts not desired

#### Nested Vectored Interrupt Controller (NVIC)

- Receives all interrupt requests
- Each has an enable bit and a priority within the VIC
- Highest priority enabled interrupt sent to the CPU

#### Within the CPU:

- Global interrupt enable bit in PRIMASK register
- Interrupt if priority of IRQ < that of current thread</li>
- Access interrupt vector table with IRQ#



### Nested Vectored Interrupt Controller

- NVIC manages and prioritizes external interrupts in Cortex-M
  - 90 IRQ sources from STM32L4xx peripherals
- NVIC interrupts CPU with IRQ# of highest-priority IRQ signal
  - CPU uses IRQ# to access the vector table & get intr. handler start address



### NVIC registers (one bit for each IRQ#)

- NVIC\_ISERx/NVIC\_ICERx
  - Each IRQ has its own **enable** bit within NVIC

EnableK

- Interrupt Set/Clear Enable Register
- 1 = Set (enable) interrupt/Clear (disable) interrupt
- NVIC\_ISPRx/NVIC\_ICPRx
  - Interrupt Set/Clear Pending Register

PendK

- Read 1 from ISPR if interrupt in pending state
- Write 1 to set interrupt to pending or clear from pending state
- NVIC\_IABRx Interrupt Active Bit Register
  - Read 1 if interrupt in active state

x = 0...7 for each register type, with 32 bits per register, to support up to 240 IRQs (90 in STM32L4xx)

- Each bit controls one interrupt, identified by its IRQ# (0..239)
- Register# x = IRQ#DIV 32
- Bit n in the register = IRQ# MOD 32

### NVIC registers (continued)

- NVIC\_IPRx (x=0..59) Interrupt Priority Registers
  - Supports up to 240 interrupts: 0..239 (90 in STM32L4)
  - 8-bit priority field for each interrupts (4-bit field in STM32L4)
    - 4 priority values per register (STM32L4 upper 4 bits of each byte)
    - 0 = highest priority
    - Register# x = IRQ# DIV 4

Priority

- Byte offset within the register = IRQ# MOD 4
- Ex. IRQ85:
  - 85/4 = 21 with remainder 1 (register 21, byte offset 1)
     Write priority<<8 to NVIC\_IPR2</li>
  - o 85/32 = 2 with remainder 21: write  $1 \le 21$  to NVIC\_SER2
- STIR Software Trigger Interrupt Register
  - Write IRQ# (0..239) to trigger that interrupt from software
  - Unprivileged access to this register enabled in system control register (SCR)

#### CMSIS: Cortex Microcontroller Software Interface Standard

Vendor-independent hardware abstraction layer for Cortex-M (Facilitates software reuse)

- •Core Peripheral Access Layer provides name definitions, address definitions, and helper functions to access core registers and core peripherals.
- •Device Peripheral Access Layer (MCU specific) offers name definitions, address definitions, and driver code to access peripherals.
- •Access Functions for Peripherals (MCU specific and optional) implements additional helper functions for peripherals.



#### NVIC CMSIS functions: enable/disable interrupts

- Interrupt Set Enable Register: each bit enables one interrupt
   NVIC\_EnableIRQ(n); //set bit to enable IRQn
- Interrupt Clear Enable Register: each bit disables one interrupt

  NVIC\_DisableIRQ(n); //set bit to disable IRQn

• For convenience, stm321476xx.h defines a symbol for each IRQn

```
Examples: EXTIO_IRQn = 6; //External interrupt EXTIO is IRQ #6

TIM3_IRQn = 29; //TimerTIM3 interrupt is IRQ #29

Usage:

NVIC_EnableIRQ(EXTIO_IRQn); //enable external interrupt EXTIO

NVIC_DisableIRQ(TIM3_IRQn); //disable interrupt from timerTIM3
```

#### NVIC CMSIS functions: interrupt pending flags

- NVIC interrupt pending flag for each IRQ
  - NVIC sets pending flag when it detects IRQn request
    - IRQn status changes to "pending"
    - IRQn status changes to "active" when its interrupt handler is entered
  - NVIC clears pending flag when handler exited
    - IRQn status changes to "inactive"
- CMSIS functions to set/clear/get IRQn pending status
  - Write 1 to NVIC\_ICPRx to clear IRQn from pending state
     NVIC\_ClearPendingIRQ(IRQn);
  - Write 1 to NVIC\_ISPRx to force IRQn into pending state

    \*NVIC\_SetPendingIRQ(IRQn); //simulates IRQn request
  - Read 1 from ISPR if IRQn in pending state NVIC\_GetPendingIRQ(IRQn);
  - If IRQn still active when exiting handler, or IRQn reactivates while executing the handler, the pending flag remains set and **triggers another interrupt**
  - Avoid duplicate service by clearing IRQn pending flag in software:

#### NVIC CMSIS functions: interrupt priorities

- Each IRQn assigned a **priority** within the NVIC
- NVIC selects highest-priority pending IRQ to send to CPU
  - Lower priority# = higher priority (default value = 0)
    - If equal priorities, lower IRQ# selected
    - STM32L4xx uses 4-bit priority value (0..15)
       (NVIC registers allocate 8 bits per IRQ#, but vendors may use fewer bits)
  - Higher priority IRQ can interrupt lower priority one
  - Lower priority IRQ not sent to CPU until higher priority IRQ service completed
- **Set** IRQn priority via CMSIS function: *NVIC\_SetPriority(IRQn, priority)*; Ex: *NVIC\_SetPriority(EXTIO\_IRQn, 1)*; //set ext. intr. EXTI0 priority = 1
- Get IRQn priority via CMSIS function: NVIC\_GetPriority(IRQn\_Type IRQn)

#### STM32L4 external interrupt/event controller

- 26 configurable event/interrupt requests
  - external interrupts (via GPIO) and some peripherals
- 14 direct event/interrupt requests
  - from peripherals to generate wakeup from stop event or interrupt



### STM32L4xx external interrupt sources

(select in System Configuration Module – SYSCFG)

- 16 multiplexers select GPIO pins as external interrupts EXTI0..EXTI15
- Mux inputs selected via 4-bit fields of EXTICR[k] registers (k=0..3)
  - EXTIx = 0 selects PAx, 1 selects PBx, 2 selects PCx, etc.
  - EXTICR[0] selects EXTI3-EXTI0; EXTICR[1] selects EXTI7-EXTI4, etc



Example: Select pin PC2 as external interrupt EXTI2

SYSCFG->EXTICR[0] &= 0xF0FF; //clear EXTI2 bit field SYSCFG->EXTICR[0] |= 0x0200; //set EXTI2 = 2 to select PC2

#### STM32L476 EXTI interrupts and events.

- 1. All the lines can wake up from the Stop 0 and Stop 1 modes. All the lines, except the ones mentioned above, can wake up from the Stop 2 mode.
- 2. This line source cannot wake up from the Stop 2 mode.

#### Table 58. EXTI lines connections

| EXTI line | Line source <sup>(1)</sup>            | Line type    |
|-----------|---------------------------------------|--------------|
| 0-15      | GPIO                                  | configurable |
| 16        | PVD                                   | configurable |
| 17        | OTG FS wakeup event <sup>(2)</sup>    | direct       |
| 18        | RTC alarms                            | configurable |
| 19        | RTC tamper or timestamp or<br>CSS_LSE | configurable |
| 20        | RTC wakeup timer                      | configurable |
| 21        | COMP1 output                          | configurable |
| 22        | COMP2 output                          | configurable |
| 23        | I2C1 wakeup <sup>(2)</sup>            | direct       |
| 24        | I2C2 wakeup <sup>(2)</sup>            | direct       |
| 25        | I2C3 wakeup                           | direct       |
| 26        | USART1 wakeup <sup>(2)</sup>          | direct       |
| 27        | USART2 wakeup <sup>(2)</sup>          | direct       |
| 28        | USART3 wakeup <sup>(2)</sup>          | direct       |
| 29        | UART4 wakeup <sup>(2)</sup>           | direct       |
| 30        | UART5 wakeup <sup>(2)</sup>           | direct       |
| 31        | LPUART1 wakeup                        | direct       |
| 32        | LPTIM1                                | direct       |
| 33        | LPTIM2 <sup>(2)</sup>                 | direct       |
| 34        | SWPMI1 wakeup <sup>(2)</sup>          | direct       |
| 35        | PVM1 wakeup                           | configurable |
| 36        | PVM2 wakeup                           | configurable |
| 37        | PVM3 wakeup                           | configurable |
| 38        | PVM4 wakeup                           | configurable |
| 39        | LCD wakeup                            | direct       |
| 40(3)     | I2C4 wakeup                           | direct       |

### STM32L4 EXTI Registers

#### 23 bits per register (configurable lines)

- EXTI\_IMR interrupt mask register
  - 0 masks (disables) the interrupt
  - 1 unmasks (enables) the interrupt
- EXTI\_RTSR/FTSR rising/falling trigger selection register
  - 1 to enable rising/falling edge to trigger the interrupt/event
  - 0 to ignore the rising/falling edge
- EXTI\_PR interrupt/event pending register
  - read 1 if interrupt/event occurred
  - clear bit by writing 1 (writing 0 has no effect)
  - write 1 to this bit in the interrupt handler to clear the pending state of the interrupt
- EXTI\_SWIER software interrupt event register
  - 1 to set the pending bit in the PR register
  - Triggers interrupt if not masked

#### Signal flow/setup for External Interrupt EXTIx, x = 0...15



#### Project setup for interrupt-driven applications

- Write the interrupt handler for each peripheral
  - Clear the flag that requested the interrupt (acknowledge the intr. request)
  - Perform the desired actions, communicating with other functions via shared global variables
  - Use function names from the vector table

```
Example: void EXTI4_IRQHandler () { statements }
```

- Perform all initialization for each peripheral device:
  - Initialize the device, "arm" its interrupt, and clear its "flag" Example: External interrupt EXTIn
    - Configure GPIO pin as a digital input
    - Select the pin as the EXTIn source (in SYSCFG module)
    - Enable interrupt to be requested when a flag is set by the desired event (rising/falling edge)
    - Clear the pending flag (to ignore any previous events)
  - NVIC
    - Enable interrupt: NVIC\_EnableIRQ (IRQn);
    - Set priority: *NVIC\_SetPriority (IRQn, priority)*;
    - Clear pending status: NVIC\_ClearPendingIRQ (IRQn);
- Initialize counters, pointers, global variables, etc.
- Enable CPU Interrupts: \_\_enable\_irq();

#### EXTI example – accessing registers directly (in C)

```
#include "STM32L476xx.h"
     Intialize the GPIO and the external interrupt
void Init_Switch(void){
      //Enable the clock for GPIO
      RCC->AHB2ENR |= RCC AHB1ENR GPIOAEN;
      //Pull-up pin 0
      GPIOA->PUPDR |= GPIO PUPDR PUPDR0 1;
      //Connect the portA pin0 to external interrupt line0
      SYSCFG->EXTICR[0] &= SYSCFG_EXTICR1_EXTI0_PA;
      //Interrupt Mask
      EXTI -> IMR |= (1 << 0);
      //Falling trigger selection
      EXTI->FTSR |= (1<<0);
      //Enable interrupt
      __enable_irq();
      //Set the priority
      NVIC SetPriority(EXTI0 IRQn,0);
      //Clear the pending bit
      NVIC_ClearPendingIRQ(EXTI0_IRQn);
      //Enable EXTI0
      NVIC EnableIRQ(EXTI0 IRQn);}
```

### System tick timer interrupts

- **SysTick Timer** is a 24-bit down counter
  - Interrupt on count from 1 -> 0
  - Count rolls over from 0 to 24-bit "reload" value (determines interrupt period)
  - User provides interrupt handler: SysTick\_Handler(void)
- Control register bits:

```
0: enable
1: interrupt enable
2: clock source
    FCLK = free-running internal core clock (default)
    STCLK = external clock signal
16: rollover flag (set on count down from 1->0)
```

• CMSIS function starts timer, enables interrupt, selects clock source & reload value:

### Supervisor Call Instruction (SVC)

- Use a software-triggered interrupt to access system resources from O/S ("privileged operations")
- Interrupt vector SVC\_Handler is defined in the vector table
- SVC interrupt handler written as a C function:

```
void SVC_Handler()
{ your code }
```

• SVC interrupt handler as an assembly language function:

```
EXTERN SVC_Handler
SVC_Handler
your code
bx lr
```

### Supervisor Call instruction (SVC)

- To execute <a href="SVC\_Handler">SVC\_Handler</a> as a software interrupt
  - Assembly language syntax: SVC #imm
  - C syntax: \_\_\_svc (imm)
- imm is an "SVC number" (0-255), which indicates a particular "service" to be performed by the handler
  - imm is encoded into the instruction, but ignored by the CPU
  - Handler can retrieve imm by using stacked PC to read the SVC instruction code (examples provided later)
- Since this is an "interrupt", R0-R3 are pushed onto the stack:
  - Arguments can be passed to the handler in R0-R3
  - SVC handler can retrieve the arguments from the stack
  - SVC handler can also return results by replacing R0-R3 values in the stack, which will be restored to R0-R3 on return from interrupt.

#### Access SVC arguments in C

```
// Stack contains eight 32-bit values:
  r0, r1, r2, r3, r12, r14, return address, xPSR
   1st argument = r0 = svc_args[0]
   2nd argument = r1 = svc_args[1]
   7<sup>th</sup> argument = return address = svc_args[6]
void SVC_Handler(unsigned int * svc_args) {
   int a,b,c;
                               //get first argument from stack
   a = svc_args[0];
                               //get second argument from stack
   b = svc_args[1];
   c = a + b;
   svc\_args[0] = c;
                               //replace R0 value in stack with result to "return" result in R0
```

#### Access SVC arguments in assembly language

```
; Stack contains: r0, r1, r2, r3, r12, r14, return address, xPSR ; The saved r0 is the top entry in the stack
```

#### **EXPORT SVC\_Handler**

#### **SVC\_Handler**

| TST     | LR, #0x04  | ;Test bit 2 of EXC_RETURN                |
|---------|------------|------------------------------------------|
| ITE     | EQ         | ;Which stack pointer was used?           |
| MRSEQ   | R4,MSP     | ;Copy Main SP to R4                      |
| MRSNE   | R4,PSP     | ;Copy Process SP to R4                   |
| LDR     | R1,[R4]    | ;Retrieve saved R0 from top of stack     |
| LDR     | R2,[R4,#4] | ;Retrieve saved R1 from stack            |
| • • • • |            |                                          |
| STR     | R1,[R4]    | ;Replace saved R0 value in stack         |
| BX      | LR         | ;Return and restore registers from stack |
|         |            |                                          |

### SVC in C programs

- May associate "standard" function name with the
   \_svc (imm) function call
  - May pass up to four integer arguments
  - May return up to four results in a "value\_in\_regs" structure
  - Syntax:

```
__svc(int svc_num) return-type function-name(argument-list)
```

- svc\_num (8-bit constant) = immediate value in SVC instruction
- "return-type function-name(argument-list)" = C function prototype
- Call the function via: function-name(argument-list); (examples on next slide)

#### Example: SVC call from C code

```
Set up SVC "calls" to "SVC Handler"
  SVC Handler function must be defined elsewhere
  */
#define SVC 00 0x00
#define SVC 01 0x01
/* define function "svc_zero" as SVC #0, passing pointer in R0 */
/* define function "svc_one" as SVC #1, passing pointer in R0 */
void __svc(SVC_00) svc_zero(const char *string);
void __svc(SVC_01) svc_one(const char *string);
int call_system_func(void) {
  svc_zero("String to pass to SVC handler zero");  //Execute SVC #0
  svc_one("String to pass to a different OS function"); //Execute SVC #1
```

Reference: ARM Compiler toolchain Developing Software for ARM Processors": Supervisor Calls, Example 56

# SVC\_Handler with SVC #imm operand (example in MDK-ARM Help)

```
// Stack contains eight 32-bit values:
// r0, r1, r2, r3, r12, r14, return address, xPSR
// 1st argument = r0 = svc_args[0]
// 2nd argument = r1 = svc_args[1]
   7<sup>th</sup> argument = return address = svc_args[6]
void SVC_Handler(unsigned int * svc_args) {
  unsigned int svc_number;
  //Read SVC# byte from SVC instruction code
  svc_number = ((char *)svc_args[6])[-2];
  //Execute code for each SVC #
  switch(svc_number) {
      case SVC 00: /* Handle SVC 00 */
                      break:
      case SVC 01: /* Handle SVC 01 */
                      break;
                      /* Unknown SVC */
      default:
                      break;
```

Ignore SVC#
if only one
"service" in
the handler

#### Access SVC immediate operand in assembly language

```
; Parameters in R0-R3 were pushed onto the stack
```

#### **EXPORT SVC\_Handler**

```
SVC_Handler
```

```
TST LR,#0x04 ;Test bit 2 of EXC_RETURN
```

ITE EQ ;Which stack pointer was used?

MRSEQ R0, MSP ;Copy Main SP to R0

MRSNE R0,PSP ;Copy Process SP to R0

LDR R1,[R0,#24] ;Retrieve stacked PC from stack

LDRB R0,[R1,#-2] ;Get #N from SVC instruction in program

ADR R1,SVC\_Table ;SVC Vector Table address

LDR PC,[R1,R0,SLL #2]; Branch to Nth routine

. . . .

SVC\_TABLE ;Table of function addresses

DCD SVC0\_Function

DCD SVC1\_Function

DCD SVC2\_Function